# Intel Core i9 10900KF

Intel Core i9 10900 is CISC because its architecture is Comet Lake and Comet Lake has x86-64 instructions set and CISC types has x86-64 instructions set. Thus, we compare i9 10900KF with i7 920 Nehalem.

First, i9 has Comet Lake architecture and i7 920 has Nehalem architecture. Also, when i7 has 2.67 GHz frequency, 4 cores and 8 threads; i9 has 3.7 GHz frequency, 10 cores and 20 threads. Intel i9 10900KF has 14 nm semiconductor technology but Intel Core i7 920 has 45 nm semiconductor technology.

# **Block Diagrams:**

### Intel Core i7 920:





# **Application Areas:**

When i7 has been used for clouding and server systems, i9 has been used for performance like gaming computer, visual design computers or clients. Because of i9 clock rates is very high and when playing games, there is almost no FPS (Frame per second) drop and the games can be played ultra-high graphical resolutions and, too much data must be processed in clients, so i9 can handled it. On the other hand, for i7, because of its lower clock rates; cache and instructions set and lower thread, it is more available for clouding and server system. Also, i9 can be used for server and clouding system but due to its high performance, it is not needed, and it has used for gaming and areas that are needed high performance.

In line with most of benchmark comparing sites, in the date of now, i9 is one of the best 10 microprocessors because of its performance but i7 is not one of the best 100 microprocessors.

## In the graphics shown below, we will be comparing of both i7 and i9.













# The Given Table:

|                                                         | i9 10900 KF     | Core i7 920     |  |  |
|---------------------------------------------------------|-----------------|-----------------|--|--|
| GENERAL                                                 |                 |                 |  |  |
| Designed by (company)                                   | Intel           | Intel           |  |  |
| Produced by (company)                                   | Intel           | Intel           |  |  |
| Year                                                    | 2020            | 2008            |  |  |
| Clock rate                                              | 3.7 GHz         | 2.67 GHz        |  |  |
| SEMICONDUCTOR TECHNOLOGY                                |                 |                 |  |  |
| #transistors                                            | Unknown*        | 731 million     |  |  |
| #cores/chip                                             | 10              | 4               |  |  |
| power consumption                                       | 125 W           | 130 W           |  |  |
| #units sold to date                                     |                 |                 |  |  |
| Type: RISC/CISC/GPU                                     | CISC            | CISC            |  |  |
| ASSEMBLY LANG                                           |                 |                 |  |  |
| # instructions                                          | 32              | 16              |  |  |
| Instruction types (basic, floating point, vector, etc.) | Floating points | Floating points |  |  |
| # registers                                             |                 |                 |  |  |
| word size                                               | 32 bits         | 32 bits         |  |  |
| # addressing modes                                      | 8               | 4               |  |  |

| PIPELINE                                                         |                                            |                                            |  |  |
|------------------------------------------------------------------|--------------------------------------------|--------------------------------------------|--|--|
| # pipeline stages                                                | 14                                         | 14                                         |  |  |
| # functional units                                               |                                            | 6                                          |  |  |
| multiple issue (Yes/No)<br>dynamic/static                        | Yes, dynamic                               | Yes, dynamic                               |  |  |
| pipeline control:<br>hardwired/microprogram<br>med               | microprogrammed                            | microprogrammed                            |  |  |
| Out-of-Order speculation (Yes/No)                                | Yes                                        | Yes                                        |  |  |
| Branch speculation (Yes/No)                                      | Yes                                        | Yes                                        |  |  |
| Load speculation (Yes/No)                                        | No                                         | No                                         |  |  |
| MEMORY                                                           |                                            |                                            |  |  |
| # Levels of cache                                                | 3                                          | 3                                          |  |  |
| L1 cache (Inst/Data) size                                        | 32 KiB each for instructions/data per core | 32 KiB each for instructions/data per core |  |  |
| L1 cache (Inst/Data) block<br>size                               | 64 bytes                                   | 64 bytes                                   |  |  |
| L1 cache (Inst/Data) mechanism (direct mapped/assoc./set assoc.) | 8 way (I), 8 way(D) set associative        | 4 way (I), 8 way(D) set associative        |  |  |
| L1 cache write mechanism                                         | Write back                                 | Write back, No-write allocate              |  |  |
| L1 replacement policy                                            | Approximately LRU                          | Approximately LRU                          |  |  |
| L1 cache hit time (# cycles)                                     | 32 clock cycles                            | 4 clock cycles                             |  |  |
| L2 cache (Inst/Data) size                                        | 256 KiB                                    | 256 KiB                                    |  |  |
| L2 cache (Inst/Data) block size                                  | 64 bytes                                   | 64 bytes                                   |  |  |
| L2 cache (Inst/Data) mechanism (direct mapped/assoc./set assoc.) | 8 way set associative                      | 8 way associative                          |  |  |

| L2 cache write mechanism                                               | Write back                                            | Write back                                            |  |  |
|------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|--|--|
| L2 replacement policy                                                  | Approximately LRU                                     | Approximately LRU                                     |  |  |
| L2 cache hit time (# cycles)                                           | 64 clock cycles                                       | 10 clock cycles                                       |  |  |
| L3 cache (Inst/Data) size                                              | 20 MiB                                                | 8 MiB                                                 |  |  |
| L3 cache (Inst/Data) block size                                        | 64 bytes                                              | 64 bytes                                              |  |  |
| L3 cache (Inst/Data)<br>mechanism (direct<br>mapped/assoc./set assoc.) | 16 way set associative                                | 16 way set associative                                |  |  |
| L3 cache write mechanism                                               | Write back                                            | Write back,                                           |  |  |
|                                                                        |                                                       | Write allocate                                        |  |  |
| L3 replacement policy                                                  | Approximately LRU                                     | Approximately LRU                                     |  |  |
| L3 cache hit time (# cycles)                                           | 32 clock cycles                                       | 35 clock cycles                                       |  |  |
| TLB levels, organization                                               | 1 TLB for instructions and 1<br>TLB for data per core | 1 TLB for instructions and 1<br>TLB for data per core |  |  |
| physical address space                                                 |                                                       | 44 bits                                               |  |  |
| virtual address space                                                  |                                                       | 48 bits                                               |  |  |
| page size                                                              |                                                       | Variable 4 KiB, 2/4 MiB                               |  |  |
| OTHER ISSUES                                                           |                                                       |                                                       |  |  |
| Benchmarks                                                             | %101                                                  | %64.7                                                 |  |  |
| CPI in benchmarks, etc.                                                |                                                       |                                                       |  |  |
|                                                                        |                                                       |                                                       |  |  |

In line with the data given above table and explains, i9 10900KF is faster and better than Core i7 920, because of number of cores, frequencies, and number of threads. i9 can handle too much data, can display more resolutions, and can give more FPS with your feature. On the other hand, I have no data about their sold numbers but, because of prices of i9 and i7(i9 price about is \$470, i7 price is about \$310) the release date of i9 is April 2020 and contraction in the global economy due to coronavirus pandemic; and logistic issue in this pandemic term, I think i9 10900KF could not reach that high sales figure. Also, release date of i7 920 is 2008 and it had very high features in its release dates. When these conditions are taken into consideration, sold number of i7 reach more higher level than sold number of i9.

Pipeline values of both microprocessors are almost same except number of functional units. However, I could not find any data about functional units of i9, so this issue cannot be argument issue. Actually, it is said that i7 920 is high quality processor in line with its release date because before 12 years ago from i9, it has almost same features with i9 on pipeline.

With the development of the technology, we can use more quality and improving technologic devices. From 2008 to 2020, memory spaces are developed in devices. Comparing i9 and i7 is the one of the examples for this situation. Both microprocessors have 3 caches and same replacement policies. Also, both of them almost same cache mechanism and same cache block size. However, it can be shown that data sizes and number of clock cycles of both of them are so different. Maximum memory sizes of i7 equals 24GiB and Maximum memory sizes of i9 equals 128 GiB. We can said that level of power consumption of i9 is higher than i7's in line with clock cycles, memory sizes, process, number of threads and number of cores. However, power consumption of i9 is lower that i7's. The value can be seen table above. So, We can say that Intel Core i9 10900KF is more efficient both power consumption and performance than Intel Core i7 920. Also, it can be seen on prices of them.

As a conclusion, both microprocessors has higher level of technology but i9 has more higher of it.

## **References:**

About Block Diagrams of Intel Core i7 920;

https://www.pcstats.com/articles/2582/2.html

About Block Diagram of Intel Core i9 10900KF;

https://wccftech.com/intel-10th-gen-comet-lake-desktop-cpu-lineup-leak-lga-1159-socket-rumor/

### About Benchmark;

 $\frac{https://cpu.userbenchmark.com/Compare/Intel-Core-i9-10900KF-vs-Intel-Core-i7-920/m1174369vs1981}{20/m1174369vs1981}$ 

https://valid.x86.fr/bench/nw9pcs

#### About i7 920 and Nehalem:

First, the information of i7 920 and Nehalem Architecture can be found in the lecture book (Computer Organization and Design 5<sup>th</sup> Edition).

https://en.wikichip.org/wiki/intel/core i7ee/i7-920xm

https://ark.intel.com/content/www/tr/tr/ark/products/37147/intel-core-i7-920-processor-8m-cache-2-66-ghz-4-80-gt-s-intel-qpi.html

https://www.cpu-world.com/CPUs/Core\_i7/Intel-Core%20i7-920%20AT80601000741AA%20(BX80601920%20-%20BXC80601920).html

#### About i9 10900KF and Comet Lake:

https://en.wikichip.org/wiki/intel/microarchitectures/comet lake

https://www.cpu-world.com/CPUs/Core i9/Intel-Core%20i9%20i9-10900KF.html

https://www.intel.com.tr/content/www/tr/tr/design/products-and-solutions/processors-and-chipsets/comet-lake-s/overview.html

https://www.techpowerup.com/cpu-specs/core-i9-

 $\underline{10900kf.c2218\#:^\sim: text=It\%20 is\%20 part\%20 of\%20 the, GHz\%2C\%20 depending\%20 on\%20 the\%20 workload.}$ 

https://cdrdv2.intel.com/v1/dl/getContent/621884

https://cdrdv2.intel.com/v1/dl/getContent/621887

https://cdrdv2.intel.com/v1/dl/getContent/621886

## Also, About number of transistors of i9 10900KF:

https://technical.city/en/cpu/Core-i9-10900KF-vs-Apple-M1

 $\frac{\text{https://www.techpowerup.com/cpu-specs/core-i9-}}{10900kf.c2218\#:^:\text{text=It}\%20is\%20part\%20of\%20the,GHz}\%2C\%20depending\%20on\%20the\%20workload.}$